Minimum area, low cost fpga implementation of aes
The Rijndael cipher, designed by Joan Daemen and Vincent Rijmen and recently selected as the official Advanced Encryption Standard (AES) is well suited for hardware use. This implementation can be carried out through several trade-offs between area and speed. This paper presents an 8-bit FPGA imple...
Guardado en:
| Autores principales: | Liberatori, Mónica Cristina, Bonadero, Juan Carlos |
|---|---|
| Formato: | Objeto de conferencia |
| Lenguaje: | Inglés |
| Publicado: |
2004
|
| Materias: | |
| Acceso en línea: | http://sedici.unlp.edu.ar/handle/10915/22492 |
| Aporte de: |
Ejemplares similares
-
Metrics for FIR Filters based on distributed arithmetic in FPGA
por: Vázquez, Martín Osvaldo, et al.
Publicado: (2004) -
Post-Quantum Cryptography Using Hyper-Complex Numbers
por: Kamlofsky, Jorge, et al.
Publicado: (2017) -
Implementación de MODBUS en FPGA mediante VHDL – Capa de Enlace –
por: Olmedo Sergio, et al.
Publicado: (2011) -
Mapas auto-organizativos dentro de un FPGA : Redes neuronales
por: Namiot, Matías, et al.
Publicado: (2011) -
A low cost advance encryption standard (AES) co-processor implementation
por: Hernandez, Orlando J., et al.
Publicado: (2008)