FPGA Algorithm Implementation for Parasitic Analysis
An efficient parasite control reduces significant losses in the agribusiness, but current methods involve costs and delays. Therefore, the development of a portable device to automates this task is proposed. This work presents a hardware implementation of an automatic parasite egg counting algorithm...
Guardado en:
| Autores principales: | , , , , , |
|---|---|
| Formato: | Artículo publishedVersion |
| Lenguaje: | Español |
| Publicado: |
FIUBA
2022
|
| Materias: | |
| Acceso en línea: | https://elektron.fi.uba.ar/elektron/article/view/149 https://repositoriouba.sisbi.uba.ar/gsdl/cgi-bin/library.cgi?a=d&c=elektron&d=149_oai |
| Aporte de: |
| id |
I28-R145-149_oai |
|---|---|
| record_format |
dspace |
| spelling |
I28-R145-149_oai2026-02-11 Rombolá, Guido Leiva, Lucas Vázquez, Martín Toloza, Juan Sagües, Federica Saumell, Carlos 2022-06-15 An efficient parasite control reduces significant losses in the agribusiness, but current methods involve costs and delays. Therefore, the development of a portable device to automates this task is proposed. This work presents a hardware implementation of an automatic parasite egg counting algorithm using high-level synthesis. The results demonstrate the feasibility of the implementation, with an 87% accuracy operating at a rate of up to 65 frames per second and an occupation of LUTs less than 45%, considering two commercial kits (PYNQ-Z1 and ULTRA96V2). Un control parasitario eficiente permite reducir pérdidas significativas en la agroindustria. Los métodos actuales con los que se realiza este tipo de controles imponen costos y demoras. Por ello, se propone el desarrollo de un dispositivo portátil que automatice esta tarea. En este trabajo se presenta la implementación hardware de un algoritmo de conteo automático de huevos de parásitos utilizando síntesis de alto nivel. Los resultados demuestran la factibilidad de la implementación, con un 87% de precisión operando a una tasa de hasta de 65 frames por segundo y una ocupación de LUTs menor al 45%, considerando dos kits comerciales (PYNQ-Z1 y ULTRA96V2). application/pdf text/html https://elektron.fi.uba.ar/elektron/article/view/149 10.37537/rev.elektron.6.1.149.2022 spa FIUBA https://elektron.fi.uba.ar/elektron/article/view/149/281 https://elektron.fi.uba.ar/elektron/article/view/149/290 Derechos de autor 2022 Guido Rombolá, Lucas Leiva, Martín Vázquez, Juan Toloza, Federica Sagües, Carlos Saumell Elektron Journal; Vol. 6 No. 1 (2022); 36-40 Revista Elektron; Vol. 6 Núm. 1 (2022); 36-40 Revista Elektron; v. 6 n. 1 (2022); 36-40 2525-0159 2525-0159 Parasitic Analysis Image Processing HLS FPGA Análisis Parasitario Procesamiento de Imágenes HLS FPGA FPGA Algorithm Implementation for Parasitic Analysis Implementación en FPGA de algoritmo para análisis parasitario info:eu-repo/semantics/article info:eu-repo/semantics/publishedVersion https://repositoriouba.sisbi.uba.ar/gsdl/cgi-bin/library.cgi?a=d&c=elektron&d=149_oai |
| institution |
Universidad de Buenos Aires |
| institution_str |
I-28 |
| repository_str |
R-145 |
| collection |
Repositorio Digital de la Universidad de Buenos Aires (UBA) |
| language |
Español |
| orig_language_str_mv |
spa |
| topic |
Parasitic Analysis Image Processing HLS FPGA Análisis Parasitario Procesamiento de Imágenes HLS FPGA |
| spellingShingle |
Parasitic Analysis Image Processing HLS FPGA Análisis Parasitario Procesamiento de Imágenes HLS FPGA Rombolá, Guido Leiva, Lucas Vázquez, Martín Toloza, Juan Sagües, Federica Saumell, Carlos FPGA Algorithm Implementation for Parasitic Analysis |
| topic_facet |
Parasitic Analysis Image Processing HLS FPGA Análisis Parasitario Procesamiento de Imágenes HLS FPGA |
| description |
An efficient parasite control reduces significant losses in the agribusiness, but current methods involve costs and delays. Therefore, the development of a portable device to automates this task is proposed. This work presents a hardware implementation of an automatic parasite egg counting algorithm using high-level synthesis. The results demonstrate the feasibility of the implementation, with an 87% accuracy operating at a rate of up to 65 frames per second and an occupation of LUTs less than 45%, considering two commercial kits (PYNQ-Z1 and ULTRA96V2). |
| format |
Artículo publishedVersion |
| author |
Rombolá, Guido Leiva, Lucas Vázquez, Martín Toloza, Juan Sagües, Federica Saumell, Carlos |
| author_facet |
Rombolá, Guido Leiva, Lucas Vázquez, Martín Toloza, Juan Sagües, Federica Saumell, Carlos |
| author_sort |
Rombolá, Guido |
| title |
FPGA Algorithm Implementation for Parasitic Analysis |
| title_short |
FPGA Algorithm Implementation for Parasitic Analysis |
| title_full |
FPGA Algorithm Implementation for Parasitic Analysis |
| title_fullStr |
FPGA Algorithm Implementation for Parasitic Analysis |
| title_full_unstemmed |
FPGA Algorithm Implementation for Parasitic Analysis |
| title_sort |
fpga algorithm implementation for parasitic analysis |
| publisher |
FIUBA |
| publishDate |
2022 |
| url |
https://elektron.fi.uba.ar/elektron/article/view/149 https://repositoriouba.sisbi.uba.ar/gsdl/cgi-bin/library.cgi?a=d&c=elektron&d=149_oai |
| work_keys_str_mv |
AT rombolaguido fpgaalgorithmimplementationforparasiticanalysis AT leivalucas fpgaalgorithmimplementationforparasiticanalysis AT vazquezmartin fpgaalgorithmimplementationforparasiticanalysis AT tolozajuan fpgaalgorithmimplementationforparasiticanalysis AT saguesfederica fpgaalgorithmimplementationforparasiticanalysis AT saumellcarlos fpgaalgorithmimplementationforparasiticanalysis AT rombolaguido implementacionenfpgadealgoritmoparaanalisisparasitario AT leivalucas implementacionenfpgadealgoritmoparaanalisisparasitario AT vazquezmartin implementacionenfpgadealgoritmoparaanalisisparasitario AT tolozajuan implementacionenfpgadealgoritmoparaanalisisparasitario AT saguesfederica implementacionenfpgadealgoritmoparaanalisisparasitario AT saumellcarlos implementacionenfpgadealgoritmoparaanalisisparasitario |
| _version_ |
1859522259442466816 |